JPH041955B2 - - Google Patents
Info
- Publication number
- JPH041955B2 JPH041955B2 JP59163510A JP16351084A JPH041955B2 JP H041955 B2 JPH041955 B2 JP H041955B2 JP 59163510 A JP59163510 A JP 59163510A JP 16351084 A JP16351084 A JP 16351084A JP H041955 B2 JPH041955 B2 JP H041955B2
- Authority
- JP
- Japan
- Prior art keywords
- row decoder
- word line
- decoder system
- refresh
- systems
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/406—Management or control of the refreshing or charge-regeneration cycles
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/4063—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/4063—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
- G11C11/407—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
- G11C11/408—Address circuits
- G11C11/4085—Word line control circuits, e.g. word line drivers, - boosters, - pull-up, - pull-down, - precharge
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/4063—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
- G11C11/407—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
- G11C11/409—Read-write [R-W] circuits
- G11C11/4094—Bit-line management or control circuits
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Dram (AREA)
- Static Random-Access Memory (AREA)
Priority Applications (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP59163510A JPS6142795A (ja) | 1984-08-03 | 1984-08-03 | 半導体記憶装置の行デコ−ダ系 |
KR1019850005081A KR890004473B1 (ko) | 1984-08-03 | 1985-07-16 | 반도체 장치 |
DE8585109700T DE3576754D1 (de) | 1984-08-03 | 1985-08-02 | Halbleiterspeicheranordnung. |
EP85109700A EP0170286B1 (en) | 1984-08-03 | 1985-08-02 | Semiconductor memory device |
US07/208,786 US4866677A (en) | 1984-08-03 | 1988-06-17 | Semiconductor memory device with multiple alternating decoders coupled to each word line |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP59163510A JPS6142795A (ja) | 1984-08-03 | 1984-08-03 | 半導体記憶装置の行デコ−ダ系 |
Publications (2)
Publication Number | Publication Date |
---|---|
JPS6142795A JPS6142795A (ja) | 1986-03-01 |
JPH041955B2 true JPH041955B2 (en]) | 1992-01-14 |
Family
ID=15775234
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP59163510A Granted JPS6142795A (ja) | 1984-08-03 | 1984-08-03 | 半導体記憶装置の行デコ−ダ系 |
Country Status (5)
Country | Link |
---|---|
US (1) | US4866677A (en]) |
EP (1) | EP0170286B1 (en]) |
JP (1) | JPS6142795A (en]) |
KR (1) | KR890004473B1 (en]) |
DE (1) | DE3576754D1 (en]) |
Families Citing this family (18)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH0612614B2 (ja) * | 1986-06-06 | 1994-02-16 | 日本電気株式会社 | 半導体集積回路 |
KR900006293B1 (ko) * | 1987-06-20 | 1990-08-27 | 삼성전자 주식회사 | 씨모오스 디램의 데이터 전송회로 |
JPH01294295A (ja) * | 1988-05-20 | 1989-11-28 | Fujitsu Ltd | パーシャル・ランダム・アクセス・メモリ |
JPH0221490A (ja) * | 1988-07-07 | 1990-01-24 | Oki Electric Ind Co Ltd | ダイナミック・ランダム・アクセス・メモリ |
AU622490B2 (en) * | 1988-10-31 | 1992-04-09 | Raytheon Company | Ferroelectric memory |
US5265061A (en) * | 1989-04-27 | 1993-11-23 | Kabushiki Kaisha Toshiba | Apparatus for preventing glitch for semiconductor non-volatile memory device |
US5210701A (en) * | 1989-05-15 | 1993-05-11 | Cascade Design Automation Corporation | Apparatus and method for designing integrated circuit modules |
JP2596180B2 (ja) * | 1990-05-28 | 1997-04-02 | 日本電気株式会社 | 半導体集積メモリ回路 |
US5394373A (en) * | 1990-11-16 | 1995-02-28 | Fujitsu Limited | Semiconductor memory having a high-speed address decoder |
JP2556208B2 (ja) * | 1991-03-19 | 1996-11-20 | 富士通株式会社 | レベル変換回路 |
EP0698884A1 (en) * | 1994-08-24 | 1996-02-28 | Advanced Micro Devices, Inc. | Memory array for microprocessor cache |
JP2001052483A (ja) * | 1999-08-06 | 2001-02-23 | Mitsubishi Electric Corp | 半導体記憶装置 |
JP3376998B2 (ja) * | 2000-03-08 | 2003-02-17 | 日本電気株式会社 | 半導体記憶装置 |
JP3726661B2 (ja) * | 2000-09-01 | 2005-12-14 | セイコーエプソン株式会社 | 半導体メモリ装置のリフレッシュ制御 |
KR100414393B1 (ko) * | 2001-01-12 | 2004-01-07 | 강원도 고성군 | 해당화 차 및 음료의 제조방법 |
US8391039B2 (en) | 2001-04-24 | 2013-03-05 | Rambus Inc. | Memory module with termination component |
US6675272B2 (en) | 2001-04-24 | 2004-01-06 | Rambus Inc. | Method and apparatus for coordinating memory operations among diversely-located memory components |
US7301831B2 (en) | 2004-09-15 | 2007-11-27 | Rambus Inc. | Memory systems with variable delays for write data signals |
Family Cites Families (20)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE2366265C3 (de) * | 1972-05-16 | 1981-07-16 | Nippon Electric Co., Ltd., Tokyo | Pufferschaltung |
IT1041882B (it) * | 1975-08-20 | 1980-01-10 | Honeywell Inf Systems | Memoria dinamica a semiconduttori e relativo sistema di recarica |
US4044339A (en) * | 1975-12-15 | 1977-08-23 | Honeywell Inc. | Block oriented random access memory |
US4104719A (en) * | 1976-05-20 | 1978-08-01 | The United States Of America As Represented By The Secretary Of The Navy | Multi-access memory module for data processing systems |
JPS53148348A (en) * | 1977-05-31 | 1978-12-23 | Toshiba Corp | Semiconductor dynamic memory unit |
JPS5525860A (en) * | 1978-08-15 | 1980-02-23 | Toshiba Corp | Memory system |
US4203159A (en) * | 1978-10-05 | 1980-05-13 | Wanlass Frank M | Pseudostatic electronic memory |
US4330852A (en) * | 1979-11-23 | 1982-05-18 | Texas Instruments Incorporated | Semiconductor read/write memory array having serial access |
US4360903A (en) * | 1980-09-10 | 1982-11-23 | Mostek Corporation | Clocking system for a self-refreshed dynamic memory |
JPS5771574A (en) * | 1980-10-21 | 1982-05-04 | Nec Corp | Siemconductor memory circuit |
JPS58139399A (ja) * | 1982-02-15 | 1983-08-18 | Hitachi Ltd | 半導体記憶装置 |
US4723226A (en) * | 1982-09-29 | 1988-02-02 | Texas Instruments Incorporated | Video display system using serial/parallel access memories |
JPS5960793A (ja) * | 1982-09-30 | 1984-04-06 | Fujitsu Ltd | 半導体メモリ |
JPS5998365A (ja) * | 1982-11-27 | 1984-06-06 | Shigeto Suzuki | 複数同時アクセス型記憶装置 |
JPS59119592A (ja) * | 1982-12-27 | 1984-07-10 | Toshiba Corp | ダイナミツクram |
JPS59175090A (ja) * | 1983-03-24 | 1984-10-03 | Toshiba Corp | 半導体記憶回路 |
US4658377A (en) * | 1984-07-26 | 1987-04-14 | Texas Instruments Incorporated | Dynamic memory array with segmented bit lines |
US4623990A (en) * | 1984-10-31 | 1986-11-18 | Advanced Micro Devices, Inc. | Dual-port read/write RAM with single array |
JPS61160898A (ja) * | 1985-01-05 | 1986-07-21 | Fujitsu Ltd | 半導体記憶装置 |
US4740923A (en) * | 1985-11-19 | 1988-04-26 | Hitachi, Ltd | Memory circuit and method of controlling the same |
-
1984
- 1984-08-03 JP JP59163510A patent/JPS6142795A/ja active Granted
-
1985
- 1985-07-16 KR KR1019850005081A patent/KR890004473B1/ko not_active Expired
- 1985-08-02 DE DE8585109700T patent/DE3576754D1/de not_active Expired - Lifetime
- 1985-08-02 EP EP85109700A patent/EP0170286B1/en not_active Expired - Lifetime
-
1988
- 1988-06-17 US US07/208,786 patent/US4866677A/en not_active Expired - Lifetime
Also Published As
Publication number | Publication date |
---|---|
EP0170286A3 (en) | 1987-10-07 |
JPS6142795A (ja) | 1986-03-01 |
US4866677A (en) | 1989-09-12 |
DE3576754D1 (de) | 1990-04-26 |
KR860002155A (ko) | 1986-03-26 |
EP0170286A2 (en) | 1986-02-05 |
EP0170286B1 (en) | 1990-03-21 |
KR890004473B1 (ko) | 1989-11-04 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US5748554A (en) | Memory and method for sensing sub-groups of memory elements | |
US4608666A (en) | Semiconductor memory | |
US4677592A (en) | Dynamic RAM | |
US5490114A (en) | High performance extended data out | |
US6967885B2 (en) | Concurrent refresh mode with distributed row address counters in an embedded DRAM | |
JPH041955B2 (en]) | ||
JPH07118196B2 (ja) | スタティック型半導体メモリ | |
JPS63155494A (ja) | 擬似スタテイツクメモリ装置 | |
US5719814A (en) | Semiconductor memory device capable of storing high potential level of data | |
US5185719A (en) | High speed dynamic, random access memory with extended reset/precharge time | |
KR0184092B1 (ko) | 다이나믹형 메모리 | |
US20020054530A1 (en) | Method and apparatus for refreshing semiconductor memory | |
US7616504B2 (en) | High speed array pipeline architecture | |
US7116585B2 (en) | Memory systems and methods | |
US6545936B1 (en) | Pipeline structure of memory for high-fast row-cycle | |
KR100247723B1 (ko) | 디램 어레이 | |
US5898638A (en) | Latching wordline driver for multi-bank memory | |
JP2845187B2 (ja) | 半導体記憶装置 | |
KR100793671B1 (ko) | 반도체 기억 장치 및 프리차지 방법 | |
JPH04184787A (ja) | ダイナミック型半導体記憶装置 | |
KR100482380B1 (ko) | 메모리 뱅크별 기입 동작의 수행이 가능한 에스램 호환 메모리 및 그 구동방법 | |
JPH041434B2 (en]) | ||
US5553024A (en) | Semiconductor memory utilizing RAS and CAS signals to control the latching of first and second read or write data | |
US6058068A (en) | Write driver with locally generated reset pulse | |
EP0468135B1 (en) | A high speed dynamic, random access memory with extended reset/precharge time |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
EXPY | Cancellation because of completion of term |